High-level Estimation and Exploration of Reliability for Multi-Processor System-on-Chip (Hardcover, 1st ed. 2018)

,
This book introduces a novel framework for accurately modeling the errors in nanoscale CMOS technology and developing a smooth tool flow at high-level design abstractions to estimate and mitigate the effects of errors. The book presents novel techniques for high-level fault simulation and reliability estimation as well as architecture-level and system-level fault tolerant designs. It also presents a survey of state-of-the-art problems and solutions, offering insights into reliability issues in digital design and their cross-layer countermeasures.

R3,497
List Price R3,587

Or split into 4x interest-free payments of 25% on orders over R50
Learn more

Discovery Miles34970
Mobicred@R328pm x 12* Mobicred Info
Free Delivery
Delivery AdviceShips in 12 - 17 working days



Product Description

This book introduces a novel framework for accurately modeling the errors in nanoscale CMOS technology and developing a smooth tool flow at high-level design abstractions to estimate and mitigate the effects of errors. The book presents novel techniques for high-level fault simulation and reliability estimation as well as architecture-level and system-level fault tolerant designs. It also presents a survey of state-of-the-art problems and solutions, offering insights into reliability issues in digital design and their cross-layer countermeasures.

Customer Reviews

No reviews or ratings yet - be the first to create one!

Product Details

General

Imprint

Springer Verlag, Singapore

Country of origin

Singapore

Series

Computer Architecture and Design Methodologies

Release date

July 2017

Availability

Expected to ship within 12 - 17 working days

First published

2018

Authors

,

Dimensions

235 x 155mm (L x W)

Format

Hardcover

Pages

197

Edition

1st ed. 2018

ISBN-13

978-981-10-1072-9

Barcode

9789811010729

Categories

LSN

981-10-1072-2



Trending On Loot