Low Power and High Performance Array Multiplier (Paperback)

, ,
Arithmetic circuits, like adders and multipliers, are one of the basic components in the design of communication circuits. In fact 8.72% of all instructions in a typical scientific program are multiplies. The multiplier is a fairly large block of a computing system. Multiplier is not only a high-delay block but also a significant source of power dissipation. That's why, if one also aims to minimize power consumption, it is of great interest to identify the techniques to be applied to reduce delay by using various delay optimizations. Array architecture is a popular technique to implement the multipliers due to its compact structure. In this book, six array multiplier circuits using different AND cells and XOR gates have been designed, simulated, analyzed and compared. This analysis should help shed some light on the low power and high throughput 2x2 array multiplier cells and should be especially useful for post graduate students and research scholars working in low power VLSI circuit design field."

R1,302

Or split into 4x interest-free payments of 25% on orders over R50
Learn more

Discovery Miles13020
Mobicred@R122pm x 12* Mobicred Info
Free Delivery
Delivery AdviceShips in 10 - 15 working days


Toggle WishListAdd to wish list
Review this Item

Product Description

Arithmetic circuits, like adders and multipliers, are one of the basic components in the design of communication circuits. In fact 8.72% of all instructions in a typical scientific program are multiplies. The multiplier is a fairly large block of a computing system. Multiplier is not only a high-delay block but also a significant source of power dissipation. That's why, if one also aims to minimize power consumption, it is of great interest to identify the techniques to be applied to reduce delay by using various delay optimizations. Array architecture is a popular technique to implement the multipliers due to its compact structure. In this book, six array multiplier circuits using different AND cells and XOR gates have been designed, simulated, analyzed and compared. This analysis should help shed some light on the low power and high throughput 2x2 array multiplier cells and should be especially useful for post graduate students and research scholars working in low power VLSI circuit design field."

Customer Reviews

No reviews or ratings yet - be the first to create one!

Product Details

General

Imprint

Lap Lambert Academic Publishing

Country of origin

Germany

Release date

December 2011

Availability

Expected to ship within 10 - 15 working days

First published

December 2011

Authors

, ,

Dimensions

229 x 152 x 4mm (L x W x T)

Format

Paperback - Trade

Pages

68

ISBN-13

978-3-8473-1031-0

Barcode

9783847310310

Categories

LSN

3-8473-1031-3



Trending On Loot